# UNIVERSITY OF VICTORIA MIDTERM EXAM

| Course Name & No.:             | ECE 355 Microprocessor-Based Systems                                                                                                                                         |  |  |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| <b>CRN/Section(s):</b>         | 10974/A01                                                                                                                                                                    |  |  |  |
| Instructor:                    | D.N.Rakhmatov                                                                                                                                                                |  |  |  |
| Date/Time:                     | 25 October 2024, 10:30 – 11:20 am                                                                                                                                            |  |  |  |
| STUDENT NAME:                  |                                                                                                                                                                              |  |  |  |
| SIGNATURE: V-NUMBER:           |                                                                                                                                                                              |  |  |  |
| per question is indicated at t | m has <b>THREE</b> questions worth the total of <b>30</b> points. Allocation of points he beginning of each question.  g printed or handwritten, but <b>NO electronics</b> . |  |  |  |
|                                | dents must abide by UVic academic regulations and observe standards of agiarism or cheating). In taking this examination, you agree that all work                            |  |  |  |
| Read the questions careful     | lly. If something appears ambiguous, write down your assumptions.                                                                                                            |  |  |  |
| Show your work.                |                                                                                                                                                                              |  |  |  |

**GOOD LUCK!** 

- 1. [15 points] The textbook's microcontroller is used in a system shown below, and it is responsible for two tasks: 1) alternating between LED1 and LED2 being on, whenever the SW key is hit (i.e., pressed and then released), and 2) decrementing either DIGIT1 (when LED1 is on) or DIGIT2 (when LED2 is on) every second. Write the corresponding C program, assuming that the first task is the main program, and the second task is an ISR whose address is stored at location 0x20. Also, assume that bit 6 of the processor status register (i.e., PSR[6]) is the processor's interruptenable bit, and Ports A and B are always ready to be written by the processor. Initially, LED1 is on, LED2 is off, and both DIGIT1 and DIGIT2 show 0.
- Main Program: Whenever PB<sub>2</sub> first becomes 0 and then 1 again, LED1 and LED2 must <u>swap</u> their states: if LED1 is <u>on</u> and LED2 is <u>off</u>, then LED1 becomes <u>off</u> and LED2 becomes <u>on</u>, and vice versa. Note: LED1 and LED2 should never be both on, or both off.
- *ISR*: The <u>100-MHz Counter/Timer</u> must be configured to generate interrupts every second. Its ISR must <u>decrement</u> **DIGIT1** if **LED1** is on, or <u>decrement</u> **DIGIT2** if **LED2** is on. (**Note:** decrementing **0** gives **9**.)



**SOLUTION**: (You do **NOT** need to write down **#define** statements.)

**2.** [10 points] The table below specifies a set of <u>independent pre-emptive tasks</u> to be executed by a single processor. Show the <u>task schedule</u> using the **Earliest Deadline First** (EDF) prioritization. **Note:** If some tasks happen to have the same EDF priority, break such ties using **Rate Monotonic** (RM) prioritization.

| Task <b>T</b> i | Period <b>P</b> i | WCET <b>C</b> i | Deadline <b>D</b> i | Initial Delay φ <sub>i</sub> |
|-----------------|-------------------|-----------------|---------------------|------------------------------|
| T1              | 40                | 20              | 40                  | 0                            |
| T2              | 60                | 15              | 50                  | 0                            |
| T3              | 120               | 20              | 100                 | 0                            |

#### **SOLUTION:**

**3.** [5 points] Consider the **Mealy FSM** state diagram of some <u>daisy-chain device</u> as shown below, where **x** represents **don't-care**. Given the input waveforms shown below, draw the corresponding <u>output waveforms</u>, assuming that the FSM is initially in state **Idle**.

## Inputs / Outputs = BUSREQ, BGk, BBSY / BR, BG(k+1), BBSY



#### **SOLUTION:**



### **Counter/Timer Registers**



#### **Parallel Port Registers**

